Flat 10% Off on Prepaid Orders, Apply Coupon  GET10  to get Instant 10% Discount
  • 74HC73 IC - (SMD Package) - Dual J-K Negative-Edge-Triggered Flip-Flops IC (7473)

The 74HC73 is a high-speed Si-gate CMOS device and is pin compatible with low-power Schottky TTL (LSTTL). The 74HC73 is specified in compliance with JEDEC standard no. 7A. The 74HC is a dual negative-edge triggered JK flip-flop featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary nQ and nQ outputs. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. The reset (nR) is an asynchronous active LOW input. When LOW, it overrides the clock and data inputs, forcing the nQ output LOW and the nQ output HIGH. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.


Features :-

  • Low-power dissipation
  • Complies with JEDEC standard no. 7A
  • ESD protection:
  • HBM EIA/JESD22-A114-B exceeds 2000 V
  • MM EIA/JESD22-A115-A exceeds 200 V.
  • Multiple package options
  • Specified from −40 °C to +80 °C and from −40 °C to +125 °C.


Specifications :-

  • Supply Voltage : -0.5 to +7.0V
  • Input diode current : +20mA
  • Output diode current : +20mA
  • Output source or sink current : +25mA
  • GND current : +50mA
  • storage temperature : -65°C to +150°C


Package Includes :-

1 X 74HC73 Dual JK Flip-Flop with Reset IC (7473 IC) DIP-14 Package


Write a review
Please login or register to review

* Product Images are shown for illustrative purposes only and may differ from actual product.

74HC73 IC - (SMD Package) - Dual J-K Negative-Edge-Triggered Flip-Flops IC (7473)

  • Product Code: EC-11152
  • Availability: 2561
  • Rs.39.00
  • (Excluding 18% GST)

OR

For all Bulk & B2B Product Enquiries Kindly share your requirement at care@electronicscomp.com